# Multi-State Memristors and Their Applications: An Overview

Chaohan Wang<sup>®</sup>, Graduate Student Member, IEEE, Zhaoguang Si<sup>®</sup>, Graduate Student Member, IEEE, Xiongfei Jiang<sup>®</sup>, Graduate Student Member, IEEE, Adil Malik<sup>®</sup>, Graduate Student Member, IEEE, Yihan Pan<sup>®</sup>, Graduate Student Member, IEEE, Spyros Stathopoulos<sup>®</sup>, Alexander Serb<sup>®</sup>, Senior Member, IEEE, Shiwei Wang<sup>®</sup>, Senior Member, IEEE, Themis Prodromakis<sup>®</sup>, Senior Member, IEEE, and Christos Papavassiliou<sup>®</sup>, Senior Member, IEEE

Abstract-Memristors show great potential for being integrated into CMOS technology and provide new approaches for designing computing-in-memory (CIM) systems, brain-inspired applications, trimming circuits and other topologies for the beyond-CMOS era. A crucial characteristic of the memristor is multi-state (also often referred as multibit, and multi-level) switching. Memristors are capable of representing information in an ultra-compact fashion, by storing multiple bits per device. However, certain challenges remain in multi-state memristive circuits and systems design such as device stability and peripheral circuit complexity. In this paper, we review the state of the art of multi-state memristor technologies and their associated CMOS/Memristor circuit design, and discuss the challenges regarding device imperfection factors, modelling, peripheral circuit design and layout. We present measurement results of our in-house fabricated multi-state memristor as an example to further illustrate the feasibility of applying multi-state memristors in CMOS design, and demonstrate their related future applications such as multi-state memristive memories in machine learning, memristive neuromorphic applications, trimming and tuning circuits, etc. In the end, we summarize past and present efforts done in this field and envisage the direction of multi-state memristor related research.

Index Terms—Memristor, RRAM, memristive circuits and systems, multi-state memristors, multi-bit RRAM, AI hardware.

## I. INTRODUCTION

IN THE past decades, the semiconductor industry has steadily followed Moore's law by advancing to deeper

Manuscript received 13 June 2022; revised 10 November 2022; accepted 11 November 2022. Date of publication 17 November 2022; date of current version 19 December 2022. This work was supported in part by the Engineering and Physical Sciences Research Council (EPSRC) Programme Grant Functional Oxides for Reconfigurable Technologies (FORTE) under Grant EP/R024642/1 and in part by the Royal Academy of Engineering (RAEng) Chair in Emerging Technologies under Grant CiET1819/2/93. This article was recommended by Guest Editor R. Tetzlaff. (Corresponding author: Chaohan Wang.)

Chaohan Wang, Zhaoguang Si, Adil Malik, and Christos Papavassiliou are with the Department of Electrical and Electronic Engineering, Imperial College London, SW7 2AZ London, U.K. (e-mail: chaohan. wang18@imperial.ac.uk; zhaoguang.si20@imperial.ac.uk; muhammad. malik15@imperial.ac.uk; c.papavas@imperial.ac.uk).

Xiongfei Jiang, Yihan Pan, Spyros Stathopoulos, Alexander Serb, Shiwei Wang, and Themis Prodromakis are with the School of Engineering, The University of Edinburgh, EH8 9YL Edinburgh, U.K. (e-mail: xiongfei.jiang@ed.ac.uk; yihan.pan@ed.ac.uk; s.stathopoulos@ed.ac.uk; aserb@ed.ac.uk; shiwei.wang@ed.ac.uk; t.prodromakis@ed.ac.uk).

Color versions of one or more figures in this article are available at https://doi.org/10.1109/JETCAS.2022.3223295.

Digital Object Identifier 10.1109/JETCAS.2022.3223295

technology nodes. In view of the possibility that CMOS technology may eventually approach its physical limit, new devices have been proposed to be integrated with the existing technology. At the same time, the pursuit of novel computing architectures such as neuromorphic computing has been driven by the need for addressing the data scalability limits in the traditional von-Neumann architectures. The rapid technological advances of memristors promise to resolve both issues, improving the capability of electronics beyond what the CMOS cannot achieve alone and rendering unconventional computing architectures that are becoming viable [1].

Since Leon Chua postulated the concept of the memristor in 1971 [2], several devices with similar characteristics to the conceptual memristor had been reported in the literature [3], [4], [5], [6], [7], but the conceptual memristor was not linked to any physical devices in the following three decades. In the early 2000s, an increasing number of Metal-Oxide-Metal (MOM) devices with non-volatile resistive switching behaviour started to emerge, such as the ones in [8], [9], [10], [11]. One typical example is a solid-state non-volatile device based on the Copper-Tungsten oxide whose resistance can be switched by the applied write current [12]. In 2008, HP lab first linked a non-volatile resistive switching device based on Pt-Ti O<sub>2</sub>-Pt layered structure [13] to the theoretical concept of a memristor. Since then, memristors have attracted increasing attention from the research community, and memristors based on different types of materials have been reported. More importantly, memristors' unique features such as nonvolatility, small feature size (down to 2nm [14]), low power consumption, and compatibility with CMOS technology for monolithic integration render them good candidates for using in various applications [15], [16], [17], [18], [19], [20], [21].

Among all of the promising advantages of the memristor, the multi-state switching capability is a unique feature. Since 2008, using the multi-state characteristic of memristors in next-generation electronics has become a popular research direction because a single memristor can potentially replace multiple transistors, while performing the same logic function [22]. Nevertheless, multi-state memristors still face various challenges including retention degradation, vulnerability, device-to-device variations, cycle-to-cycle variations, process voltage temperature (PVT) variations, inaccurate modelling,

2156-3357 © 2022 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See https://www.ieee.org/publications/rights/index.html for more information.



Fig. 1. (a) A conventional DRAM consists of 1T1C cells. Each capacitor stores 1-bit information. (b) A multi-state 1T1R memristor cell can in principle store up to 5.5-bit of information [28].

complex control logic and excitation circuits, etc [23], [24], [25], [26].

In this paper, we review multi-state memristors with different bi-layer oxide combinations and the state-of-the-art memristive systems. We mainly analyse the difficulties and challenges that lie in the memristive circuits and systems design, and provide an overview of the multi-state memristors related applications. The rest of the paper is organized as follows: Section II reviews multi-state memristors and the state-of-the-art CMOS/Memristor systems. Section III illustrates the design challenges of multi-state memristive systems including device defects, device modelling, peripheral circuits design, and layout and post-processing in CMOS. Section IV introduces three major categories of applications where multi-state memristors can enhance overall performance. Section V discusses high-level insights and research directions for multi-state memristive systems, and Section VI concludes the paper.

#### II. MULTI-STATE MEMRISTOR DEVICES AND SYSTEMS

Shortly after the memristor was realised as a solid-state device in [13], the concepts of exploiting a multi-state memristor to realise logic functions [22] and memory [27] were proposed. Taking a random-access-memory (RAM) as an example, as shown in Fig.1, traditional DRAM employs 1 transistor and 1 capacitor (1T1C) to store 1-bit information in one cell, whereas in a multi-state 1 transistor and 1 memristor (1T1R) cell, a single memristor can store up to 5.5-bit information in principle [28]. In addition, the capacitor in the DRAM cell needs to be refreshed periodically to deal with charge leakage. The memristor's non-volatility not only prevents the information loss due to the leakage, but also enables fast and safe power-cycling. Compared with other RAMs such as SRAM, memristive RAM can achieve higher density while maintaining the same speed [29]. In this section, we review the multi-state memristor devices based on different bi-layer oxides and the performance of the state-of-the-art multi-state memristors in integrated 1T1R crossbar arrays.

#### A. Multi-State Memristor Device

Metal-oxide-metal (MOM) memristors have been reported with many electrode material and active material combinations, which lead to different specifications and performance. For example, a  $Ti O_X$  memristor with gold electrodes is almost

TABLE I SUMMARY OF BEHAVIOUR OF MULTI-STATE MEMRISTORS BASED ON DIFFERENT BI-LAYER STRUCTURES [28]

| Bi-layer Oxide               | $TiO_2$ | $TiO_2$<br>+ $Al_xO_y$ | $TiO_2$<br>+ $Ta_xO_y$ | $TiO_2$<br>+ $WO_x$ | $TiO_2$<br>+ $HfO_x$ | $TiO_2$<br>+ $ZnO_x$ | $TiO_2$<br>+ $SiO_x$ |
|------------------------------|---------|------------------------|------------------------|---------------------|----------------------|----------------------|----------------------|
| Number of<br>States          | 10      | 47                     | 37                     | 33                  | 23                   | 15                   | 13                   |
| LRS (kΩ)                     | 12.5    | 36                     | 16.8                   | 55                  | 17.6                 | 42                   | 15                   |
| HRS (kΩ)                     | 15.3    | 85                     | 20.2                   | 162                 | 25.6                 | 91                   | 16.6                 |
| Range (kΩ)                   | 2.8     | 49                     | 3.4                    | 107                 | 8                    | 49                   | 1.6                  |
| HRS/LRS<br>Ratio             | 1.2     | 2.4                    | 1.2                    | 2.9                 | 1.5                  | 2.1                  | 1.1                  |
| Equivalent<br>Number of Bits | 3.3     | 5.5                    | 5.2                    | 5                   | 4.5                  | 3.9                  | 3.7                  |

completely volatile, while the one with platinum electrodes is almost completely non-volatile. Besides the electrode materials which determine the volatility of a memristor, active materials determine the multi-state switching behaviour. Among different bi-layer oxide combinations, the most popular ones use  $Ta_2O_5$ ,  $HfO_2$  and  $TiO_2$  as their main active oxides and a variety of metals as electrodes [30], [31], [32], [33], [34]. Every combination behaves differently as a multi-state device. These differences include the values of the high and low resistive states (HRS, LRS) and the number of distinguishable states indicated by different resistive switching ranges. The resistive switching range is important because it affects the trade-off among power consumption, linearity, and resolution of the peripheral circuit design, whereas independent and distinguishable states affect the stability, reliability, and reconfigurability of the multi-state memristor. Here, a comparison is made based on the work in [28] analysing 7x types of memristors, of which 6x feature different bilayer oxide combinations  $(Ti O_x \text{ is the "base layer" in all cases})$  and 1x is a simple monolayer device (only  $Ti O_x$  "base layer" oxide). As shown in Fig.2 (a) and Table I. The monolayer memristor exhibits the lowest number of states, smallest resistive switching range, and low HRS/LRS ratio. On the other hand, memristors based on  $Ti O_2$  with  $Al_x O_y$ ,  $WO_x$ , and  $ZnO_x$  exhibit promising multistate capability. In particular, the  $Ti O_2 + Al_2 O_3$  bi-layer shows the highest number of states and has been leveraged in different integrated applications such as a one-time-programming memristive memory (RRAM) in [35]. Fig.2 (b) shows an example of the measurement result of a Pt- $Ti O_2 + Al_2 O_3$ -Pt memristor. After applying voltage pulses with an increasing amplitude, the memristor can be written to different resistance

The retention measurement is another important process for characterizing a memristor. Memristors experience retention degradation after a certain time or in different temperatures, which leads to undesired volatile behaviours. For example, in the study reported in [28], at room temperature, the Pt- $Ti O_2 + Al_2 O_3$ -Pt memristor in Table I only achieves 10 states after 8 hours of electroforming.<sup>2</sup> When baking the memristor with 85°C, the memristor can only retain 4 states. Similarly, the SiN- $Ti NO_x + WO_x + Ti NO_x$ -SiN memristor with 8 states

 $<sup>{}^{1}</sup>Al_{x}O_{y}$  stands for Aluminum Oxide such as  $Al_{2}O_{3}$ .

<sup>&</sup>lt;sup>2</sup>An electrical biasing routine undertaken to electrochemically activate a device after manufacturing and before it is used for the first time. This can frequently involve voltages many times larger than normal operating conditions.





Fig. 2. (a) Memristors based on different oxide combinations exhibit different resistive state ranges and multi-state switching capabilities. The monolayer device (only  $TiO_2$ ) has lower resistance range and number of states compared with the bi-layer devices. (b) The Pt- $TiO_2$ + $Al_2O_3$ -Pt memristor exhibits multi-state switching behaviour. The stimulus consists of sets of programming voltage pulses with increasing amplitude at 500 pulses per voltage level and pulse width of  $10\mu$ s. Between each programming process, there are 100 reading pulses with the same amplitude of 0.2V and the same pulse width of  $10\mu$ s.

in [36], the W-Ta+ $TaO_x$ -Pt memristor with 8 states in [37], and the Au- $Al_2O_3 + HfO_2$ -TiN memristor with 16 states in [38] only retain their states up to 85°C. Since retention is an inevitable problem when employing memristor's multi-state characteristic, it has to be carefully considered and handled.

# B. Multi-State Memristive System State of the Art

Although stand-alone memristors range from supporting 10 to 47 states (Table I), an essential problem is assessing this capability within a CMOS/Memristor system. The highest reported number of independent states in a memristive neural network is 32 [24], which is equivalent to 5x bits. Yet, when employing these states, multi-state memristors in an array are unreliable and experience high device-to-device and cycle-to-cycle variations, low yield rate, and limited precision [24], which limit applicability in multi-state memristive systems.





Fig. 3. (a) The RRAM design in [40] presents 5 independent states in a single cell. Each state is defined within a resistance range, and error windows are defined between each resistance range. (b) The fully integrated RRAM in [46] exhibits three resistance states (i.e HRS, IRS and LRS) and can store 1.58 bit/cell.

The past five years have seen the emergence of fully integrated memristive systems, especially RRAM in neuromorphic computing [35], [39], [40], [41], [42], [43], [44], [45], [46], [47], [48]. Among these works, the multi-state RRAM exhibits its advantage of storing more information in a single cell [35], [40], [45], [46]. Table II shows the state-of-the-art RRAM systems, and few observations are acquired. Although weight resolution in an RRAM system can reach up to 20-bit in [47], the highest reported number of states in a single RRAM cell is 5, which is equivalent to 2.3-bit information storage per cell [40]. As shown in Fig.3 (a), in this work, error windows are defined between resistance ranges to avoid the collision. When writing to a desired state, write voltages are precisely controlled. This method is also adopted in other multi-state RRAM designs such as the one proposed in [29]. In 2021, a fully integrated RRAM exhibiting 3 independent states that can be employed to store 1.58 bit/cell of information was reported [46]. As shown in Fig.3 (b), by using this approach, an intermediate resistance state (IRS) is used to achieve 3 states. Another RRAM employing 3 states is also adopted in [35], a fuse state is employed beyond the HRS.

VEST 18 | ISSCC 19 | ISSCC 19 | ISSCC 20 | ISSCC 20 | ISSCC 20 | SSCL 20 | CICC 21 | ISSCC 21 | ISSCC 21 |

|                                 | 13300 10  | 1 1 10        | 13300 13                | 13300 13  | 15500 20  | 15500 20  | 15500 20  | 33CL 20    | CICC 21       | 15500 21  | 15500 21   |
|---------------------------------|-----------|---------------|-------------------------|-----------|-----------|-----------|-----------|------------|---------------|-----------|------------|
|                                 | [39]      | [35]          | [40]                    | [41]      | [42]      | [43]      | [44]      | [45]       | [46]          | [47]      | [48]       |
| Technology                      | 65nm      | 14nm          | 130nm                   | 55nm      | 130nm     | 130nm     | 22nm      | 90nm       | 40nm          | 40nm      | 22nm       |
| Supply (Volt)                   | 1.0 V     | 5.5 V         | 0.71-1.2 V              | 1.0 V     | 4.2 V     | 1.8 V     | 0.7-0.9 V | 1.2 V      | 0.9 V         | 0.9 V     | 0.8 V      |
| Multi-bit Weight Memristor Cell | No        | Yes           | Yes                     | No        | No        | No        | No        | Yes        | Yes           | No        | No         |
| RRAM Type                       | Digital   | Digital       | Digital                 | Digital   | Analog    | Analog    | Digital   | Digital    | Digital       | Digital   | Digital    |
| Array Size                      | 512 x 256 | n/a           | 256 x 16                | 256 x 512 | 784 x 784 | 256 x 256 | 512 x 512 | 128 x 64   | 256 x 256     | 256 x 256 | 1024 x 512 |
| Array Type                      | 1T1R      | 1S1R          | 1T1R                    | 1T1R      | 2T2R      | 1T1R      | 1T1R      | 1T1R       | 1T1R          | 1T1R      | 1T1R       |
| Max Input Resolution            | 1 bit     | n/a           | 1 bit                   | 2 bit     | 1 bit     | 1 bit     | 4 bit     | 1 bit      | 1 bit         | 8 bit     | 8 bit      |
| Max Weight Resolution           | Ternary   | 1.58 bit/cell | 5.6 bit<br>2.3 bit/cell | 3 bit     | Ternary   | Analog    | 4 bit     | 2 bit/cell | 1.58 bit/cell | 8 bit     | 8 bit      |
| Max Output Resolution           | 3 bit     | n/a           | 1 bit                   | 3 bit     | 8 bit     | 1 bit     | 11 bit    | 1 bit      | 4 bit         | 20 bit    | 14 bit     |
| Write Verification              | No        | No            | Yes                     | No        | No        | No        | No        | Yes        | Yes           | Yes       | No         |
| Sensing mode                    | Current   | Current       | n/a                     | Current   | Current   | Voltage   | Current   | Voltage    | Voltage       | Voltage   | Voltage    |

TABLE II

COMPARISON OF THE STATE-OF-THE-ART RRAM DESIGNS

Nevertheless, the multi-bit weight does not correspond to a true multi-state memristor cell, among all the state-of-the-art memristive systems, most of them still only employ two states, HRS and LRS, to achieve reliable switching.

# III. MULTI-STATE CMOS/MEMRISTOR SYSTEM DESIGN CHALLENGES

Multi-state memristors provide different methodologies for designing future electronics and applications. In the previous section, a few integrated multi-state RRAM systems have shown their promising potential. However, not all technical details about the technologies are publicly available. In this section, we analyse the feasibility and challenges of the multi-state memristor technologies and we combine the analysis with the measurement results from our in-house fabricated memristor devices.

#### A. Multi-State Memristor Device-Level Imperfection Factors

Multi-state memristors of different structures have been reviewed in Section II-A, however, memristors still suffer from device and process variations, inaccurate writing process, retention degradation, low yield rate, etc. Combining with the observations and measurement results of our in-house fabricated Pt- $Ti O_2$ -Pt memristor, we analyse the challenges of using multi-state memristors in a large CMOS array.

1) Case Study: Measurement Result of an in-House Fabricated Memristor: Fig.4 (a) shows the micrograph of the multi-state Pt-TiO2-Pt memristor. To fully characterize the memristor, a complete testing platform is set up as shown in Fig.4 (c). A customised memristor testing platform and a software interface developed in [49] are adopted to write and read the memristor-under-test (MUT) with adjustable voltage pulses of different amplitude, number, and frequency. In Fig.4 (b), two probes are connected to the positive and negative terminals of a single memristor to minimize the factors that can potentially affect its characteristics. Fig.4 (d) shows the IV characteristics of the MUT. A pinched hysteresis loop is formed successfully. By applying different amplitudes of voltage pulses while fixing equal pulse number and pulse width and vice versa, the memristor can be written to different states. An example of the measurement results is shown in Fig.4 (e).



Fig. 4. (a) The micrograph of an in-house fabricated  $Pt-TiO_2-Pt$  memristor. (b) Two probes are connected to the terminals of the memristor to minimize the undesired effects. (c) The complete testing setup. (d) The pinched hysteresis loop of the memristor after electroforming. (e) An example of the measured results indicates the  $Pt-TiO_2-Pt$  memristor reaches different resistive states.

While these measurements were performed and results were obtained, we identified a few difficulties of using the multi-state memristors in integrated circuits design. First of all, multi-state switching specification in integrated circuits design is stricter. A properly defined state has to be accurately

rewritten by the same pulse train which is often measured within 2-3 $\sigma$ . This needs a "program and verify" approach to guarantee the switching behaviour, but it adds circuit complexity. Under the same testing condition and voltage pulses, we observed that the MUT did not always reach the desired state, the successful forming and writing process are not always perfectly repeatable. This leads to some states becoming incompatible and cannot be considered as a stable state. Moreover, memristors are sensitive to the voltage above their threshold, and they can be damaged with high voltage when performing electroforming. Yet, there is not a constant threshold voltage observed that can be applied to all the MUTs. Thus, when designing a crossbar array, this variation has to be considered to avoid broken memristors. Furthermore, based on our measurements, "designed non-volatile" memristors are not non-volatile under all possible configurations: it depends on the forming process, pulse amplitude, and the current resistance state (e.g. larger resistance state is more volatile). This has been discussed in [50], and needs further investigation. In addition, as discussed in Section II-A, retention degradation must be considered in a CMOS/Memristor system. Although there are reported investigations of retention such as in [23], and methods to improve the stability such as the multilevel incremental step pulse with verify algorithm in [51], there is not a commonly adopted method to overcome the volatile behaviour and guarantee data retention.

#### B. Memristor Modelling

Practically exploiting the existence of multiple states of a memristive device for circuit applications requires a compact device model. The model must accurately simulate the nature of the various states observed in real devices. Measurements have shown that not all aforementioned device states are sufficiently reliable for circuit applications. For instance, certain states are meta-stable, and this means a device in such state cannot persist its state over our interested timescales. Stable states on the other hand are more useful for traditional multi-bit circuit and memory applications. From a circuit applications point of view, we are interested in constructing the relationship between the characteristics of the applied stimulus and the subset of device states that can be accessed by the device from some initial states, upon the application of the stimulus. Furthermore, we are interested in the relationship among different states for a given input (i.e. determining whether a given state can be obtained by using alternative sets of programming pulses).

A large class of models in literature such as [52], [53], [54] are deterministic models that are constructed as a set, consisting of a differential equation and an algebraic equation. A typical set is shown in (1) and (2).

$$\frac{ds}{dt} = f_u(u, s) f_w(s) \tag{1}$$

$$i(t) = G(s, u) \cdot u(t) \tag{2}$$

$$i(t) = G(s, u) \cdot u(t) \tag{2}$$

Here, s is the internal modelling state variable,  $f_u(u, s)$  is the input sensitivity function, and  $f_{vv}(s)$  is a window function. The memristor conductance can be derived from the state variable governed by (1) and the input u(t) using an appropriate function G(s, u). The current through the device i(t) and voltage across it u(t) are therefore related by (2).

In such a model, a given input stimulus and an initial condition specify a unique deterministic trajectory in the statespace, towards a terminal state. Upon reaching the terminal state, no further change in state occurs despite the application of input. In practice, these terminal states are defined by using suitable window functions. In most models the window functions simply bind the state variable into a valid range used for modelling. In more complex models such as [55], the window is a function of the state variable and the input stimulus and can therefore additionally describe input-dependent stable states to which the memristance saturates. Whilst this is useful in cases where the device can be allowed to reach a steady state, the models are not yet upgraded to account for the transient volatility that describes the state of the device shortly after the stimulus is removed. In practice, all valid values of the memristance are not stable and the memristance typically decays to another more stable value. The basic state evolution differential equation (1) can be extended to model such behaviour by dividing the state space into stable regions and unstable regions. Furthermore, relaxation dynamics can also be introduced to describe volatile behaviour from the unstable states towards the stable states. The modelling approach of [56] introduces a single stable state into the dynamics via the following addition to (1):

$$\frac{ds}{dt} = \left(f_u(u, s) - \frac{s - \epsilon}{\tau}\right) f_w(s) \tag{3}$$

In (3) the only stable state is the value of s for which  $\frac{ds}{dt} = 0$ . Typically  $f_u(u=0,s)=0$ , thus the parameter  $\epsilon$  is equal to the value of this single stable state in this model. The models presented in [57] and [58] extend this further by allowing the parameter  $\epsilon$  to be a dynamic variable, governed by its own differential equation, driven by the input stimulus. Therefore, in these models, the stable state of (3) is variable and depends on the history of the input stimulus. Another approach to introduce a series of stable and unstable states in the governing dynamics is to impose a potential-energy-like function on the dynamics, whose minima correspond to stable states and maxima correspond to unstable states. For example, [59] introduces a combination of exponential functions and a sinusoid function to model the interfacial energy and periodicity of the transport dynamics respectively. While the model accuracy issue caused by numerical integration of model equations have been addressed [60], [61] and there are ongoing efforts to develop accurate models for specific applications [62], [63], [64], the multi-state switching behaviour has not been modelled to the comprehensiveness required for robust circuit design. With more and more characterization data becoming available, it is expected that the memristor model will be extended to cover switching metastability, temperature dependencies, and also the electroforming process [65].

#### C. Circuits Design and Implementation

Peripheral circuit design in multi-state memristor arrays is more challenging than in bi-state memristor arrays. Fig. 5



Fig. 5. A common architecture of a 1T1R RRAM architecture. The pulse generator generates either writing or reading pulses depending on the instructions from the processor. Either the readout current or voltage is sensed by the peripheral circuitry and converted to digital codes by an ADC. The converted digital codes are sent back to the processor for signal processing.

shows a common 1T1R architecture of the memristor crossbar array. When writing a memristor to the desired state, row and column selectors are used to select a device from the array. One terminal of the memristor is connected to a pulse generator and other terminals are connected to the ground or a virtual ground. The pulse generator then sends programming signals to the selected memristor. The read operation faces more difficulties than the write operation. When reading the memristance,<sup>3</sup> low voltage pulses are applied to the selected memristor, while the resulting current is measured. The readout voltage has to be sufficiently low to avoid changing the memristance. The resulting current is interfaced with dedicated readout circuitry and gets digitized. Referring to Table II, both voltage mode and current mode sensing are adopted in stateof-the-art designs. Current mode sensing provides higher speed and larger sensing margin [26]. However, current mode sensing is not preferred in a multi-state memristive system due to its higher noise nature than voltage mode sensing, which leads to inaccurate readout result when the memristor has more states. Besides, current mode sensing also leads to large static power dissipation [26]. On the other hand, in voltage mode sensing, a current-to-voltage (I2V) circuitry is required. It has been demonstrated in Table I that multi-state memristor with higher HRS/LRS ratio leads to a larger current range. For instance, if an amplifier is used to sense the current, the trade-off among large dynamic range, low input offset, low input referred noise, high open-loop gain, and high linearity must be optimized. When the I2V conversion is finished, a high resolution analogto-digital converter (ADC) and a digital quantizer are needed to precisely categorize the I2V output voltage to different digital ranges which correspond to different distinguishable



Fig. 6. Layout of a 1T1R array corner with CMOS layers indicating memristor placements. RP links to memristor top electrode and RN connects to its bottom electrode. The insufficient layout data regarding the post-processed memristor hinders the way to perform post-layout analysis for a whole picture.

resistance states such as the approach shown in Fig.3 (a) [42]. The more states that a 1T1R cell aims to achieve, the higher resolution of ADC is needed. This leads to another trade-off among multi-state switching, power consumption, chip area, and circuit complexity. In addition, to ensure the memristor is written to a desired state, a write-verify circuit is needed [40], [45], [46], [47], which leads to a more sophisticated peripheral circuit design. Thus, there is a wide Pareto surface to optimise over and every bit of resolution requested from the memristive devices has to be carefully balanced against the costs of the corresponding peripherals.

Hybrid CMOS/Memristor circuits are typically fabricated in two steps: the CMOS parts including the peripheral circuits and the selecting transistors in the 1T1R cells are fabricated using standard CMOS process, and then the memristors are integrated on top of the CMOS through wafer-level post-CMOS processing. Fig. 6 shows an example layout of a 1T1R array chip corner showing the CMOS layers and the boundaries of custom memristor layers. There has been progressed in process design kit development to allow hybrid CMOS/Memristor circuit design using design flows compatible to standard CMOS process [66]. When designing circuit especially for interfacing memristors at a large scale, both layout-dependent and processing-dependent parasitic effects need to be modelled. This will become possible as more data becomes available from post-processed devices on top of CMOS, and a dedicated characterization platform has been constructed to facilitate this development [67].

# IV. MULTI-STATE MEMRISTOR APPLICATIONS

A multi-state memristor can be understood as a device that manifests variable resistance values in response to certain input stimulus patterns. This feature means it can be used as a multi-bit memory cell or a resistive trimmer, and also be used to encode or process temporal dynamic signals such as physiological signals. In this section we will discuss about three potential applications corresponding to these characteristics respectively.

## A. Next-Generation Memory and Computing

The potential to store multiple states in a single memristor cell makes it promising for high-density memory implementation, potentially paving the way for the development of digital and analog memory which will impact the technology

<sup>&</sup>lt;sup>3</sup>Refers to the resistance or the conductance of the memristor depends on different designs.



Fig. 7. Multi-state RRAM applied von-Neumann computing architecture. For a typical writing process, the input data is firstly applied to the RRAM as read voltage without changing the memristor's state, the readout data will then be transmitted to the CPU for comparison with an expected value, and a proper write voltage is generated from the CPU to change the state (weight). The closed-loop process continues to work until the information is stored to the multi-state memristor cells.



Fig. 8. Analog-based RRAM computing architecture. In a machine learning training process, the input signals are encoded by a pulse signal encoder and then applied to the memristor array. Each memristor cell works as a multi-state memory but also as a computing unit, the computed MAC result is carried by the readout current of every column to realise in-memory processing. The result is transmitted to an analog signal processing circuit and then fed back to the pulse signal encoder to update the write voltage. The final result is post-processed and digitized to the output.

landscape of future computing systems. As shown in Fig. 7, a multi-state memristor array is adopted in a conventional von-Neumann computing architecture as an example. The CPU is responsible for constantly adjusting the input data until multi-bit information is stored at a specific memory cell. The high density and low power advantages of the multistate memristive memory make it a potential candidate to compete with DRAM in the future [1]. However, adopting multi-state RRAM in the von-Neumann architecture leads to the long-distance data transmission between the CPU and the RRAM, which costs considerable power, area, and more importantly, leads to low processing efficiency [1]. As a multi-bit memory cell, the memristor facilities computing-inmemory (CIM) which addresses this inefficiency, and because it stores the weight and performs Multiple-and-Accumulate (MAC) operation in the analog domain, faster and more power-efficient neuromorphic and artificial neural network hardware were built thanks to this advantage [68], [69], [70],



Fig. 9. Conventional SAR ADC calibration scheme assisted by capacitor/resistor arrays and a substitute scheme assisted by multi-state memristors [79]. The MSB of the R-2R DAC is replaced by a memristor and this memristor is considered as a trimming element. The error sign detection logic is similar to the one proposed in [80], and the pulse generator is used to write the memristor to a certain state based on the feedback error sign, the updated memristance leads to a correction on the DAC output level, and thus improve the accuracy of the A/D conversion.

[71], [72], [73], [74], [75], [76], [77]. Compared with an SRAM-based CIM, the analog-based RRAM CIM eliminates excess full adders and logic gates, substantially reducing chip area and power consumption. An example of such analog-based in-memory computing array is shown in Fig. 8. Notably, a fully integrated CMOS/Memristor CIM chip which incorporates 3 million analog RRAM cells was presented recently [78]. This chip demonstrates directly the advantages of multi-state memristors for building large-scale artificial intelligence hardware with high energy efficiency, application versatility, and software-comparable accuracy.

# B. Multi-State Memristor for Analog Trimming & Tuning

As early as 1976, laser trimming was used to improve the linearity of an R-2R digital-to-analog converter (DAC) that was constructed by thin-film resistors [81]. The resistance can be adjusted by means of irradiating thin-film resistors with the laser, thus the DAC output level can be trimmed. Compared to the conventional scheme, this laser-trimming approach reduced the complexity of the peripheral calibration circuit but the laser is difficult to be applied to today's integrated circuits. Alternatively, memristors can be used for calibration in the similar way as laser-irradiated thin-film resistors because they both offer variable resistance in principle. In recent years, some studies show that memristors tunability can be employed to trim circuit imperfections (i.e mismatches, offsets) in amplifiers [82] and ADCs [79].

Taking the successive-approximation ADC (SAR ADC) as an example, as shown in Fig.9, in a conventional SAR ADC



Fig. 10. An envisaged memristor-centric neural interface system. A multistate memristor array can be used to construct a matching template [83], performing spike sorting algorithms to process the raw data from the high-density neural probe at the front end. After spike sorting, the output data rate is significantly reduced and can thus be transmitted wirelessly to the external hardware. Closed-loop neuromodulation for brain disorder (eg. epilepsy) treatment can be achieved using multi-state memristors to analyse the neural states in real time, providing feedback to the brain through neural stimulation.

calibration scheme, the calibration information needs to be stored in calibration registers in advance of trimming the DAC mismatches and comparator offsets. When the resolution of the SAR ADC is increased, more calibration bits are required to maintain good linearity, thus demanding more registers and calibration components (i.e capacitor and resistor arrays) to store the calibration information and correct the errors, which induces larger latency, power consumption, and area. Thanks to the in-memory processing nature of memristor, a smaller, faster and more power-efficient design can be realised by replacing conventional calibration with a memristor-assisted calibration scheme. In Fig.9, calibration registers and correction circuits are no longer required as the memristor itself can store the calibration information. The calibration can be conducted by applying programming pulses to increase or decrease the memristance according to the error polarity so that the mismatch errors in the DAC and the comparator are minimized. In addition, the multi-state switching property also provides a wider calibration range for the ADC mismatches, which can potentially realise more precise trimming than the conventional approach.

#### C. Multi-State Memristor for Neural Interfaces

The emerging techniques for using multi-state memristors to perform bio-signal processing have shown promising results in energy efficiency improvement, which is vital for embedding intelligence in future biomedical implants [83], [84], [85]. Encoding the neuronal spikes into multi-state memristors results in real-time sub- $\mu$ V/ch spike detection [84]. In [85], memristors with conductance states programmed to multiple values (1~20 $\mu$ S) were used to construct coefficients in a

low-power finite impulse response (FIR) filter bank, which can process neural local field potentials with two orders of magnitude better energy efficiency than conventional CMOS filters. Significant reductions in circuit area, power consumption, and processing latency in neural spike sorting were achieved using the multi-state memristors to construct template coefficients (4-bit resolution) for template-matching-based classification algorithms [83]. Notably, the retention characteristics reported in [83] ensures a reliable storage of the neuron templates for over 2.7 hours. This satisfies the requirement in typical neural electrophysiological experiments, while periodic refresh operation could be applied for longer experiments or in clinical application scenarios. A multi-state memristor array will prospectively be the core part of a closed-loop neural interface system shown in Fig.10. The state-of-the-art neural probe technologies today support implantation of over 10,000 microelectrodes acquiring a large volume of data from the brain [86], [87]. Multi-state memristor arrays provide a promising solution to process these data in situ, extracting the key information in real time to facilitate closed-loop neuromodulation and wireless data connection to the external hardware.

#### V. DISCUSSION

Permeating throughout this work are a number of key observations and trends. We begin by noting the gradual move towards analog memristive devices. Central to this has been efforts to increase the resistive state resolution, and yet now we seem to have reached the point where the bottleneck is no longer the device, but our ability to read it precisely. As such, in the future the new "spec battleground" is likely to revolve around obtaining reliability and predictability of behaviour, which disaggregates into high retention, predictable resistive state change given input parameters, good cycling endurance, etc. The ultimate limits of what memristors can achieve in terms of these specs are unclear at the moment. What is certain, however, is that large-scale characterisation studies that are increasingly comprehensive (i.e. attack multiple operating parameters and multiple behavioural tests) will become increasingly important.

Next, we notice that as memristive technologies mature, their interaction with peripherals becomes increasingly important. This manifests itself into two major directions: First, an increasingly pressing need for comprehensive memristor models is likely to drive the need for large-scale characterisation. This includes low-level (electrochemistry-level) modelling, which we expect will be essential for providing reliable models of what is a time-varying component; the very configuration of atoms within a memristor changes during operation, which excluding ageing and other undesirable effects is not the case for any other component. The limits of predictability (and therefore modelability) of memristive devices of various underlying electrochemical mechanisms are still unclear to us and a very big question to answer. Secondly, we already observe a very pressing imperative to engineer devices that do not require electroforming and that can exhibit switching with voltage/current combinations that are sufficiently low to admit provision by typical peripheral circuits in modern CMOS. Specifically, the series resistance of CMOS switches and the <2V head-rooms seen starting from CMOS techs going as far back as 180nm realistically demand devices that can switch in sub-V and sub- $10\mu$ A conditions (and yet still feature a "safe zone" of biases that allow read-out without disturbing the underlying resistive state). Despite the very beneficial, exponential trade-off noted between write voltage and duration [88], [89], it is unclear how much voltage head-rooms can be squeezed before it becomes exceedingly difficult to support both non-invasive read operations and effective write operations.

Finally, we note the large variety of applications in which memristors have found very promising paths of exploitation. A potentially interesting observation is that in most applications (excluding standard memory storage), memristors seem to have found a very solid niche as parameter-setting elements. This seems to be highly beneficial even for systems where most of the signal processing around them is performed in the digital (or even time) domain. The idea of "using analog to trim digital", as in the cases where analog weights trim the decision surface of an artificial neural network or analog parameters determine the "hit" window for a template-matching function, seems to be very fundamental and powerful. At its limit it may generate a powerful "technological resonance" with standard digital techniques, by enabling futuristic systems where extremely down-scaled digital circuits are held within their operating parameters via aid from analog trimming (imagine a nanoscale resistor near every 2nm transistor, trimmed to ensure an entire array of nano-transistors has exactly the same channel on resistance). Once again, it is unclear exactly how far this concept may go.

# VI. CONCLUSION

Memristor related research has provided a practical solution in the era beyond CMOS. Nevertheless, precisely executing write and read, select and control, and verifying the non-volatility of a multi-state memristor are still a leading-edge research direction in both material science and electrical engineering. In this paper, we introduced and reviewed the state-of-the-art multi-state memristive systems. More importantly, combining the most advanced research results with our previous studies and observations, we analysed the challenges of designing a multi-state CMOS/Memristor system in the aspect of device, memristor modelling, peripheral circuits design, and layout and post-processing. While memristor is an emerging device and as of today there are still areas which require further research and improvement, we have also highlighted a number of promising applications where the multi-state memristor technology could be game changers as the technology advances. We believe the promising results obtained recently in these applications (e.g. the AI accelerator [78] and neural signal processing [83] chips reported very recently) will drive the research community to improve the technology further. Overall, the picture for the field of multi-state memristive technologies seems to consist of two major elements: a) the past and present, where a host of

applications and intriguing ideas have been demonstrated and are maturing on the back of what the technology can already deliver or is judged to be very likely to deliver in the not too distant future and b) the future, where the big questions to be uncovered revolve around exactly how much more potential memristors have; this in terms of everything from down-scaling and multi-state precision to retention, richness of internal mechanics and even manufacturing costs, material choice (e.g. what can we achieve using only Silicon and a few relatively abundant dopants?). Thus, in our view, the field promises an exciting future spanning new technologies and science from fundamental electrochemistry and fabrication and all the way up to large-scale memristor-enabled systems.

#### REFERENCES

- M. A. Zidan, J. P. Strachan, and W. D. Lu, "The future of electronics based on memristive systems," *Nature Electron.*, vol. 1, no. 1, pp. 22–29, Jan. 2018.
- [2] L. O. Chua, "Memristor-the missing circuit element," *IEEE Trans. Circuit Theory*, vol. IT-18, no. 5, pp. 507–519, Sep. 1971.
- [3] D. P. Oxley, "Electroforming, switching and memory effects in oxide thin films," *ElectroComponent Sci. Technol.*, vol. 3, no. 4, pp. 217–224, 1977.
- [4] H. Pagnia and N. Sotnik, "Bistable switching in electroformed metal-insulator-metal devices," *Phys. Status Solidi A*, vol. 108, no. 1, pp. 11–65, Jul. 1988.
- [5] A. Asamitsu, Y. Tomioka, H. Kuwahara, and Y. Tokura, "Current switching of resistive states in magnetoresistive manganites," *Nature*, vol. 388, no. 6637, pp. 50–52, Jul. 1997.
- [6] F. A. Chudnovskii, L. L. Odynets, A. L. Pergament, and G. B. Stefanovich, "Electroforming and switching in oxides of transition metals: The role of metal-insulator transition in the switching mechanism," J. Solid State Chem., vol. 122, no. 1, pp. 95–99, Feb. 1996.
- [7] A. Beck, J. G. Bednorz, C. Gerber, C. Rossel, and D. Widmer, "Reproducible switching effect in thin oxide films for memory applications," *Appl. Phys. Lett.*, vol. 77, no. 1, pp. 139–141, 2000.
- [8] B. Choi et al., "Resistive switching mechanism of TiO<sub>2</sub> thin films grown by atomic-layer deposition," *J. Appl. Phys.*, vol. 98, no. 3, 2005, Art. no. 033715.
- [9] D. C. Kim et al., "Electrical observations of filamentary conductions for the resistive memory switching in NiO films," *Appl. Phys. Lett.*, vol. 88, no. 20, May 2006, Art. no. 202102.
- [10] R. Waser and M. Aono, "Nanoionics-based resistive switching memories," *Nature Mater.*, vol. 6, no. 11, pp. 833–840, Nov. 2007.
- [11] K. M. Kim, B. J. Choi, Y. C. Shin, S. Choi, and C. S. Hwang, "Anode-interface localized filamentary mechanism in resistive switching of TiO<sub>2</sub> thin films," *Appl. Phys. Lett.*, vol. 91, no. 1, Jul. 2007, Art. no. 012907.
- [12] M. N. Kozicki, C. Gopalan, M. Balakrishnan, and M. Mitkova, "A low-power nonvolatile switching element based on copper-tungsten oxide solid electrolyte," *IEEE Trans. Nanotechnol.*, vol. 5, no. 5, pp. 535–544, Sep. 2006.
- [13] D. B. Strukov, G. S. Snider, D. R. Stewart, and S. R. Williams, "The missing memristor found," *Nature*, vol. 453, pp. 80–83, Jun. 2008.
- [14] S. Pi et al., "Memristor crossbar arrays with 6-nm half-pitch and 2-nm critical dimension," *Nature Nanotechnol.*, vol. 14, pp. 35–39, Nov. 2018.
- [15] L. V. Gambuzza, M. Frasca, L. Fortuna, V. Ntinas, I. Vourkas, and G. C. Sirakoulis, "Memristor crossbar for adaptive synchronization," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 64, no. 8, pp. 2124–2133, Aug. 2017.
- [16] M. Weiher, M. Herzig, R. Tetzlaff, A. Ascoli, T. Mikolajick, and S. Slesazeck, "Pattern formation with locally active S-type Nbo<sub>x</sub> memristors," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 66, no. 7, pp. 2627–2638, Jul. 2019.
- [17] J. Gomez, I. Vourkas, A. Abusleme, G. C. Sirakoulis, and A. Rubio, "Voltage divider for self-limited analog state programing of memristors," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 67, no. 4, pp. 620–624, Apr. 2020.
- [18] I.-A. Fyrigos et al., "Memristor crossbar arrays performing quantum algorithms," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 69, no. 2, pp. 552–563, Feb. 2022.

- [19] M. Weiher, M. Herzig, R. Tetzlaff, A. Ascoli, T. Mikolajick, and S. Slesazeck, "Improved vertex coloring with NbO<sub>x</sub> memristor-based oscillatory networks," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 68, no. 5, pp. 2082–2095, May 2021.
- [20] N. Vasileiadis, P. Dimitrakis, V. Ntinas, and G. C. Sirakoulis, "True random number generator based on multi-state silicon nitride memristor entropy sources combination," in *Proc. Int. Conf. Electron., Inf., Commun. (ICEIC)*, Jan. 2021, pp. 1–4.
- [21] A. Ascoli, A. S. Demirkol, R. Tetzlaff, and L. Chua, "Edge of chaos theory resolves smale paradox," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 69, no. 3, pp. 1252–1265, Mar. 2022.
- [22] J. Borghetti, G. S. Snider, P. J. Kuekes, J. J. Yang, D. R. Stewart, and R. S. Williams, "'Memristive' switches enable 'stateful' logic operations via material implication," *Nature*, vol. 464, no. 7290, pp. 873–876, Apr. 2010.
- [23] M. Zhao et al., "Investigation of statistical retention of filamentary analog RRAM for neuromophic computing," in *IEDM Tech. Dig.*, Dec. 2017, pp. 4–39.
- [24] P. Yao et al, "Fully hardware-implemented memristor convolutional neural network," *Nature*, vol. 577, no. 7792, pp. 641–646, 2020.
- [25] A. Malik, C. Papavassiliou, and S. Stathopoulos, "A stochastic compact model describing memristor plasticity and volatility," in *Proc. 28th IEEE Int. Conf. Electron., Circuits, Syst. (ICECS)*, Nov. 2021, pp. 1–4.
- [26] D. Kim et al., "An overview of processing-in-memory circuits for artificial intelligence and machine learning," *IEEE J. Emerg. Sel. Topics Circuits Syst.*, vol. 12, no. 2, pp. 338–353, Jun. 2022.
- [27] H. Kim, M. P. Sah, C. Yang, and L. O. Chua, "Memristor-based multilevel memory," in *Proc. 12th Int. Workshop Cellular Nanosc. Netw. Their Appl. (CNNA)*, Feb. 2010, pp. 1–6.
- [28] S. Stathopoulos et al., "Multibit memory operation of metal-oxide bilayer memristors," Sci. Rep., vol. 7, no. 1, pp. 1–7, Dec. 2017.
- [29] C. Wang, L. Xie, X. Jiang, R. Ge, and C. Papavassiliou, "Design of a multi-state memristive memory," in *Proc. 28th IEEE Int. Conf. Electron.*, *Circuits, Syst. (ICECS)*, Nov. 2021, pp. 1–6.
- [30] H.-S. P. Wong et al., "Metal–oxide RRAM," Proc. IEEE, vol. 100, no. 6, pp. 1951–1970, Jun. 2012.
- [31] M.-J. Lee et al., "A fast, high-endurance and scalable non-volatile memory device made from asymmetric Ta<sub>2</sub>O<sub>5-x</sub>/TaO<sub>2-x</sub> bilayer structures," *Nature Mater.*, vol. 10, no. 8, pp. 625–630, Aug. 2011.
- [32] A. C. Torrezan, J. P. Strachan, G. Medeiros-Ribeiro, and R. S. Williams, "Sub-nanosecond switching of a tantalum oxide memristor," *Nanotechnology*, vol. 22, no. 48, Dec. 2011, Art. no. 485203.
- [33] B. J. Murdoch, D. G. McCulloch, R. Ganesan, D. R. McKenzie, M. M. M. Bilek, and J. G. Partridge, "Memristor and selector devices fabricated from HfO<sub>2-x</sub>N<sub>x</sub>," *Appl. Phys. Lett.*, vol. 108, no. 14, Apr. 2016, Art. no. 143504.
- [34] J. J. Yang, M. D. Pickett, X. Li, D. A. A. Ohlberg, D. R. Stewart, and R. S. Williams, "Memristive switching mechanism for metal/oxide/metal nanodevices," *Nature Nanotechnol.*, vol. 3, no. 7, pp. 429–433, Jun. 2008.
- [35] H. W. Cheng et al., "A novel rewritable one-time-programming OTP (RW-OTP) realized by dielectric-fuse RRAM devices featuring ultrahigh reliable retention and good endurance for embedded applications," in *Proc. Int. Symp. VLSI Technol.*, Syst. Appl. (VLSI-TSA), Apr. 2018, pp. 1–2.
- [36] W.-C. Chien et al., "Multi-level 40nm WO<sub>x</sub> resistive memory with excellent reliability," in *IEDM Tech. Dig.*, Dec. 2011, pp. 5–31.
- [37] A. Prakash, J. Park, J. Song, J. Woo, E.-J. Cha, and H. Hwang, "Demonstration of low power 3-bit multilevel cell characteristics in a TaO<sub>x</sub>-based RRAM by stack engineering," *IEEE Electron Device Lett.*, vol. 36, no. 1, pp. 32–34, Jan. 2015.
- [38] G. H. Kim et al., "Four-bits-per-cell operation in an HfO<sub>2</sub>-based resistive switching device," Small, vol. 13, no. 40, Oct. 2017, Art. no. 1701781.
- [39] W.-H. Chen et al., "A 65nm 1Mb nonvolatile computing-in-memory ReRAM macro with sub-16ns multiply-and-accumulate for binary DNN AI edge processors," in *IEEE Int. Solid-State Circuits Conf. (ISSCC)* Dig. Tech. Papers, Feb. 2018, pp. 494–496.
- [40] T. F. Wu et al., "14.3 A 43pJ/cycle non-volatile microcontroller with 4.7μs shutdown/wake-up integrating 2.3-bit/cell resistive RAM and resilience techniques," in *IEEE Int. Solid-State Circuits Conf. (ISSCC)* Dig. Tech. Papers, Feb. 2019, pp. 226–228.
- [41] C.-X. Xue et al., "24.1 A 1Mb multibit ReRAM computing-in-memory macro with 14.6ns parallel MAC computing time for CNN based AI edge processors," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2019, pp. 388–390.

- [42] Q. Liu et al., "33.2 A fully integrated analog ReRAM based 78.4TOPS/W compute-in-memory chip with fully parallel MAC computing," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2020, pp. 500–502.
- [43] W. Wan et al., "33.1 A 74 TMACS/W CMOS-RRAM neurosynaptic core with dynamically reconfigurable dataflow and in-situ transposable weights for probabilistic graphical models," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2020, pp. 498–500.
- [44] C.-X. Xue et al., "15.4 A 22nm 2Mb ReRAM compute-in-memory macro with 121–28TOPS/W for multibit MAC computing for tiny AI edge devices," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2020, pp. 244–246.
- [45] W. He et al., "2-bit-per-cell RRAM-based in-memory computing for area-/energy-efficient deep learning," *IEEE Solid-State Circuits Lett.*, vol. 3, pp. 194–197, 2020.
- [46] J.-H. Yoon, M. Chang, W.-S. Khwa, Y.-D. Chih, M.-F. Chang, and A. Raychowdhury, "A 40nm 100kb 118.44TOPS/W ternary-weight computein-memory RRAM macro with voltage-sensing read and write verification for reliable multi-bit RRAM operation," in *Proc. IEEE Custom Integr. Circuits Conf. (CICC)*, Apr. 2021, pp. 1–2.
- [47] J.-H. Yoon, M. Chang, W.-S. Khwa, Y.-D. Chih, M.-F. Chang, and A. Raychowdhury, "29.1 A 40nm 64Kb 56.67TOPS/W read-disturbtolerant compute-in-memory/digital RRAM macro with active-feedbackbased read and in-situ write verification," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2021, pp. 404–406.
- [48] C.-X. Xue et al., "16.1 A 22nm 4Mb 8b-precision ReRAM computingin-memory macro with 11.91 to 195.7TOPS/W for tiny AI edge devices," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2021, pp. 245–247.
- [49] R. Berdan, A. Serb, A. Khiat, A. Regoutz, C. Papavassiliou, and T. Prodromakis, "A μ-controller-based system for interfacing selectorless RRAM crossbar arrays," *IEEE Trans. Electron Devices*, vol. 62, no. 7, pp. 2190–2196, Jul. 2015.
- [50] C. Giotis, A. Serb, S. Stathopoulos, L. Michalas, A. Khiat, and T. Prodromakis, "Bidirectional volatile signatures of metal—oxide memristors—Part I: Characterization," *IEEE Trans. Electron Devices*, vol. 67, no. 11, pp. 5158–5165, Nov. 2020.
- [51] E. Perez, C. Zambelli, M. K. Mahadevaiah, P. Olivo, and C. Wenger, "Toward reliable multi-level operation in RRAM arrays: Improving postalgorithm stability and assessing endurance/data retention," *IEEE J. Electron Devices Soc.*, vol. 7, pp. 740–747, 2019.
- [52] S. Kvatinsky, E. G. Friedman, A. Kolodny, and U. C. Weiser, "TEAM: Threshold adaptive memristor model," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 60, no. 1, pp. 211–221, Jan. 2013.
- [53] S. Kvatinsky, M. Ramadan, E. G. Friedman, and A. Kolodny, "VTEAM: A general model for voltage-controlled memristors," *IEEE Trans. Circuits Syst. II: Exp. Briefs*, vol. 62, no. 8, pp. 786–790, Aug. 2015.
- [54] T. Prodromakis, B. P. Peh, C. Papavassiliou, and C. Toumazou, "A versatile memristor model with nonlinear dopant kinetics," *IEEE Trans. Electron Devices*, vol. 58, no. 9, pp. 3099–3105, Sep. 2011.
- [55] I. Messaris, A. Serb, S. Stathopoulos, A. Khiat, S. Nikolaidis, and T. Prodromakis, "A data-driven verilog-A ReRAM model," *IEEE Trans. Comput.-Aided Design Integr. Circuits Syst.*, vol. 37, no. 12, pp. 3151–3162, Dec. 2018.
- [56] T. Chang, S.-H. Jo, K.-H. Kim, P. Sheridan, S. Gaba, and W. Lu, "Synaptic behaviors and modeling of a metal oxide memristive device," *Appl. Phys. A, Solids Surf.*, vol. 102, no. 4, pp. 857–863, Mar. 2011.
- [57] R. Berdan, E. Vasilaki, A. Khiat, G. Indiveri, A. Serb, and T. Prodromakis, "Emulating short-term synaptic dynamics with memristive devices," *Sci. Rep.*, vol. 6, no. 1, Jan. 2016, Art. no. 18639. [Online]. Available: https://www.nature.com/articles/srep18639
- [58] L. Chen, C. Li, T. Huang, Y. Chen, S. Wen, and J. Qi, "A synapse memristor model with forgetting effect," *Phys. Lett. A*, vol. 377, nos. 45–48, pp. 3260–3265, Dec. 2013. [Online]. Available: http://www.sciencedirect.com/science/article/pii/S0375960113009778
- [59] Z. Wang et al., "Memristors with diffusive dynamics as synaptic emulators for neuromorphic computing," *Nature Mater.*, vol. 16, no. 1, pp. 101–108, 2017. [Online]. Available: http://www.nature.com/articles/nmat4756
- [60] A. Ascoli, F. Corinto, V. Senger, and R. Tetzlaff, "Memristor model comparison," *IEEE Circuits Syst. Mag.*, vol. 13, no. 2, pp. 89–105, 2nd Quart., 2013.
- [61] A. Ascoli, R. Tetzlaff, Z. Biolek, Z. Kolka, V. Biolkovà, and D. Biolek, "The art of finding accurate memristor model solutions," *IEEE J. Emerg. Sel. Topics Circuits Syst.*, vol. 5, no. 2, pp. 133–142, Jun. 2015.

- [62] S. M. Kang et al., "How to build a memristive integrate-and-fire model for spiking neuronal signal generation," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 68, no. 12, pp. 4837–4850, Dec. 2021.
- [63] A. S. Demirkol, A. Ascoli, I. Messaris, M. M. A. Chawa, R. Tetzlaff, and L. O. Chua, "A compact and continuous reformulation of the strachan TaO<sub>x</sub> memristor model with improved numerical stability," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 69, no. 3, pp. 1266–1277, Mar. 2022.
- [64] V. Ntinas et al., "Toward simplified physics-based memristor modeling of valence change mechanism devices," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 69, no. 5, pp. 2473–2477, May 2022.
- [65] S. Stathopoulos, L. Michalas, A. Khiat, A. Serb, and T. Prodromakis, "An electrical characterisation methodology for benchmarking memristive device technologies," *Sci. Rep.*, vol. 9, no. 1, Dec. 2019, Art. no. 19412.
- [66] S. Maheshwari et al., "Design flow for hybrid CMOS/memristor systems—Part II: Circuit schematics and layout," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 68, no. 12, pp. 4876–4888, Dec. 2021.
- [67] A. Mifsud et al., "A CMOS-based characterisation platform for emerging RRAM technologies," in *Proc. IEEE Int. Symp. Circuits Syst. (ISCAS)*, 2022, pp. 75–79, doi: 10.1109/ISCAS48785.2022.9937343.
- [68] S. B. Eryilmaz, D. Kuzum, S. Yu, and H.-S.-P. Wong, "Device and system level design considerations for analog-non-volatile-memory based neuromorphic architectures," in *IEDM Tech. Dig.*, Dec. 2015, pp. 4.1.1–4.1.4.
- [69] D. Lee et al., "Oxide based nanoscale analog synapse device for neural signal recognition system," in *IEDM Tech. Dig.*, Dec. 2015, pp. 4.7.1–4.7.4.
- [70] P. Yao et al., "Face classification using electronic synapses," *Nature Commun.*, vol. 8, no. 1, Aug. 2017, Art. no. 15199.
- [71] M. Prezioso, F. Merrikh-Bayat, B. D. Hoskins, G. C. Adam, K. K. Likharev, and D. B. Strukov, "Training and operation of an integrated neuromorphic network based on metal-oxide memristors," *Nature*, vol. 521, pp. 61–64, Dec. 2015.
- [72] S. Yu, B. Gao, Z. Fang, H. Yu, J. Kang, and H.-S. P. Wong, "A low energy oxide-based electronic synaptic device for neuromorphic visual systems with tolerance to device variation," *Adv. Mater.*, vol. 25, pp. 1774–1779, Mar. 2013, doi: 10.1002/adma.201203680.
- [73] I. Hubara, M. Courbariaux, D. Soudry, R. El-Yaniv, and Y. Bengio, "Quantized neural networks: Training neural networks with low precision weights and activations," 2016, arXiv:1609.07061.
- [74] K. Ando et al., "BRein memory: A single-chip binary/ternary reconfigurable in-memory deep neural network accelerator achieving 1.4 Tops at 0.6 W," *IEEE J. Solid-State Circuits*, vol. 53, no. 4, pp. 983–994, Apr. 2018.
- [75] H. Valavi, P. J. Ramadge, E. Nestler, and N. Verma, "A 64-Tile 2.4-Mb in-memory-computing CNN accelerator employing charge-domain compute," *IEEE J. Solid-State Circuits*, vol. 54, no. 6, pp. 1789–1799, Jun. 2019.
- [76] S. K. Gonugondla, M. Kang, and N. Shanbhag, "A 42pJ/decision 3.12TOPS/W robust in-memory machine learning classifier with on-chip training," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech.* Papers, Feb. 2018, pp. 490–492.
- [77] J.-M. Hung, C.-J. Jhang, P.-C. Wu, Y.-C. Chiu, and M.-F. Chang, "Challenges and trends of nonvolatile in-memory-computation circuits for AI edge devices," *IEEE Open J. Solid-State Circuits Soc.*, vol. 1, pp. 171–183, 2021.
- [78] W. Wan et al., "A compute-in-memory chip based on resistive random-access memory," *Nature*, vol. 608, no. 7923, pp. 504–512, 2022, doi: 10.1038/s41586-022-04992-8.
- [79] Z. Si, C. Wang, A. Malik, S. Wang, T. Prodromakis, and C. Papavassiliou, "Memristor-assisted background calibration for analog-to-digital converter," in *Proc. 20th IEEE Interregional NEWCAS Conf. (NEWCAS)*, Jun. 2022, pp. 470–474.
- [80] M. Ding, P. Harpe, Y.-H. Liu, B. Busze, K. Philips, and H. de Groot, "A 46 μW 13 b 6.4 MS/s SAR ADC with background mismatch and offset calibration," *IEEE J. Solid-State Circuits*, vol. 52, no. 2, pp. 423–432, Feb. 2017.
- [81] P. Holloway and M. Norton, "A high yield, second generation 10-bit monolithic DAC," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, 1976, pp. 106–107.
- [82] J. Wang, A. Serb, C. Papavassiliou, S. Maheshwari, and T. Prodromakis, "Analysing and measuring the performance of memristive integrating amplifiers," *Int. J. Circuit Theory Appl.*, vol. 49, no. 11, pp. 3507–3525, Nov. 2021.

- [83] Y. Shi et al., "High throughput neuromorphic brain interface with CuO<sub>x</sub> resistive crossbars for real-time spike sorting," in *IEDM Tech. Dig.*, Dec. 2021, pp. 5–16.
- [84] I. Gupta, A. Serb, A. Khiat, R. Zeitler, S. Vassanelli, and T. Prodromakis, "Real-time encoding and compression of neuronal spikes by metal-oxide memristors," *Nature Commun.*, vol. 7, no. 1, pp. 1–9, Nov. 2016.
- [85] Z. Liu et al., "Neural signal analysis with memristor arrays towards high-efficiency brain-machine interfaces," *Nature Commun.*, vol. 11, no. 1, pp. 1–9, Dec. 2020.
- [86] S. Wang et al., "A compact quad-shank CMOS neural probe with 5,120 addressable recording sites and 384 fully differential parallel channels," *IEEE Trans. Biomed. Circuits Syst.*, vol. 13, no. 6, pp. 1625–1634, Dec. 2019.
- [87] N. A. Steinmetz et al., "Neuropixels 2.0: A miniaturized high-density probe for stable, long-term brain recordings," *Science*, vol. 372, no. 6539, Apr. 2021, Art. no. eabf4588, doi: 10.1126/science.abf4588.
- [88] J. Xing, A. Serb, A. Khiat, R. Berdan, H. Xu, and T. Prodromakis, "An FPGA-based instrument for En-masse RRAM characterization with ns pulsing resolution," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 63, no. 6, pp. 818–826, Jun. 2016.
- [89] R. Waser, R. Dittmann, G. Staikov, and K. Szot, "Redox-based resistive switching memories–nanoionic mechanisms, prospects, and challenges," *Adv. Mater.*, vol. 21, nos. 25–26, pp. 2632–2663, Jul. 2009, doi: 10.1002/adma.200900375.



Chaohan Wang (Graduate Student Member, IEEE) received the B.Eng. degree in electrical engineering from McGill University, Montréal, QC, Canada, in 2017, and the M.Sc. degree in analogue and digital integrated circuit design from Imperial College London, U.K., in 2019. He is currently pursuing the Ph.D. degree with Imperial College London, London, U.K. His research interests include hybrid CMOS/memristor systems, data converters, and mixed-signal integrated circuit design.



Zhaoguang Si (Graduate Student Member, IEEE) received the B.Eng. degree in electrical and electronic engineering from the University of Liverpool, Liverpool, U.K., in 2020, and the M.Sc. degree in analogue and digital integrated circuit design from Imperial College London, London, U.K., in 2021, where he is currently pursuing the Ph.D. degree. His research interests include memristive analog applications and memristor-associated data converters.



Xiongfei Jiang (Graduate Student Member, IEEE) received the B.Eng. degree in optoelectronic information science and engineering from the UESTC, Chengdu, China, in 2020, and the M.Sc. degree in analogue and digital integrated circuit design from Imperial College London, London, U.K, in 2020. He is currently pursuing the Ph.D. degree with The University of Edinburgh. He was a Circuit Design Engineer at ARM Western Technology Research and Development Company, China, and responsible for integrated circuit standard cell design. His

research interests include ultra-low power integrated circuits for in-sensor and near-sensor computing in neuromorphic electronics and neural interfaces.



Adil Malik (Graduate Student Member, IEEE) received the M.Eng. degree in electrical and electronic engineering from Imperial College London, London, U.K., in 2020, where he is currently pursuing the Ph.D. degree. His current research interests include the stochastic modeling and analogue circuit applications of memristors.



Yihan Pan (Graduate Student Member, IEEE) received the B.Eng. degree in electronic engineering from The University of Manchester, Manchester, U.K., in 2018, and the M.Sc. degree in analogue and digital integrated circuit design from Imperial College London, London, U.K., in 2019. She is currently pursuing the Ph.D. degree with The University of Edinburgh. Her research interests include RRAM-based memory architectures and hardware topologies for symbolic processing.



Spyros Stathopoulos received the Ph.D. degree in applied physics researching on shallow junction engineering in silicon and germanium from the National Technical University of Athens, Greece. He is currently with the Centre for Electronics Frontiers, The University of Edinburgh, working on the fabrication, characterization, and CMOS integration of memristive devices.



Alexander Serb (Senior Member, IEEE) received the degree in biomedical engineering and the Ph.D. degree in electrical and electronics engineering from Imperial College London in 2009 and 2013, respectively. He was a Research Fellow at the Zepler Institute (ZI), University of Southampton, U.K. He joined the School of Engineering, The University of Edinburgh, as a Reader, in 2022. His research interests include cognitive computing, neuroinspired engineering, algorithms, and applications using RRAM, RRAM device modeling, and instrumentation design.



Shiwei Wang (Senior Member, IEEE) received the B.Eng. degree (Hons.) in electronic engineering from Zhejiang University, China, in 2010, and the Ph.D. degree in microelectronics from The University of Edinburgh, U.K., in 2014. He was a Research Assistant Professor at the SIAT, Chinese Academy of Sciences, China (2014–2015), a Senior Researcher at IMEC, Belgium (2015–2020), and an Associate Professor at the ECS Department, University of Southampton, U.K. (2020–2022). He joined the School of Engineering, The University of Edinburgh,

as a Reader, in 2022. His research interests include analog and mixed signal integrated circuits for emerging applications, such as AI, implantable/wearable electronics, brain-machine interface, and sensor instrumentation.



Themis Prodromakis (Senior Member, IEEE) received the bachelor's degree in electrical and electronic engineering from the University of Lincoln, U.K., the M.Sc. degree in microelectronics and telecommunications from the University of Liverpool, U.K., and the Ph.D. degree in electrical and electronic engineering from Imperial College London, U.K. He then held a Corrigan Fellowship in nanoscale technology and science with the Centre for Bio-Inspired Technology, Imperial College London, and a Lindemann Trust Visiting Fellowship

with the Department of Electrical Engineering and Computer Sciences, University of California at Berkeley, USA. He was a Professor of nanotechnology at the University of Southampton, U.K. He holds the Regius Chair of Engineering at The University of Edinburgh, where he is also the Director of the Centre for Electronics Frontiers. He is also a Royal Academy of Engineering Chair in emerging technologies and a Royal Society Industry Fellowship. His background is in electron devices and nanofabrication techniques. His current research interests include memristive technologies for advanced computing architectures and biomedical applications. He is a fellow of the Royal Society of Chemistry, the British Computer Society, the IET, and the Institute of Physics.



Christos Papavassiliou (Senior Member, IEEE) received the B.Sc. degree in physics from the Massachusetts Institute of Technology, and the Ph.D. degree in applied physics from Yale University. He worked on GaAs monolithic microwave integrated circuit (MMIC) design and measurements with Foundation for Research and Technology, Hellas, Crete, Greece, and was involved in several European and regional projects on GaAs MMIC technology. He joined Imperial College London in 1996, where he worked on SiGe technology devel-

opment, RF IC, and instrumentation. He currently works on memristor array programming and testing, integration with CMOS, and memristor applications.